Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
To see the actual file transmitted to Xilinx, please click here.


software_version_and_target_device
date_generatedFri Dec 04 09:15:36 2015 product_versionVivado v2014.4 (64-bit)
build_version1071353 os_platformWIN64
registration_id211099372_0_0_745 tool_flowVivado
betaFALSE route_designTRUE
target_familyartix7 target_devicexc7a35t
target_packagecpg236 target_speed-1
random_ida6cd943e0663522ba2bfbcaee8b9b198 project_id6dae7819bc7e4ab7be8610032276a3ed
project_iteration0

user_environment
os_nameMicrosoft Windows 8 or later , 64-bit os_releasemajor release (build 9200)
cpu_nameIntel(R) Core(TM) i5-4210U CPU @ 1.70GHz cpu_speed2394 MHz
total_processors1 system_ram8.000 GB

vivado_usage
project_data
srcsetcount=6 constraintsetcount=1 designmode=RTL prproject=false
reconfigpartitioncount=0 reconfigmodulecount=0 hdproject=false partitioncount=0
synthesisstrategy=Vivado Synthesis Defaults implstrategy=Vivado Implementation Defaults currentsynthesisrun=synth_1 currentimplrun=impl_1
totalsynthesisruns=1 totalimplruns=1

unisim_transformation
pre_unisim_transformation
bufg=1 carry4=28 fdce=3 fdpe=5
fdre=68 gnd=4 ibuf=5 ldce=8
lut1=76 lut2=39 lut3=11 lut4=21
lut5=29 lut6=31 obuf=19 vcc=8
post_unisim_transformation
bufg=1 carry4=28 fdce=3 fdpe=5
fdre=68 gnd=4 ibuf=5 ldce=8
lut1=76 lut2=39 lut3=11 lut4=21
lut5=29 lut6=31 obuf=19 vcc=8

placer
usage
lut=109 ff=84 bram36=0 bram18=0
ctrls=9 dsp=0 iob=24 bufg=0
global_clocks=1 pll=0 bufr=0 nets=386
movable_instances=283 pins=1649 bogomips=0 effort=2
threads=2 placer_timing_driven=1 timing_constraints_exist=1 placer_runtime=5.999000

report_utilization
slice_logic
slice_luts_used=109 slice_luts_fixed=0 slice_luts_available=20800 slice_luts_util_percentage=0.52
lut_as_logic_used=109 lut_as_logic_fixed=0 lut_as_logic_available=20800 lut_as_logic_util_percentage=0.52
lut_as_memory_used=0 lut_as_memory_fixed=0 lut_as_memory_available=9600 lut_as_memory_util_percentage=0.00
slice_registers_used=84 slice_registers_fixed=0 slice_registers_available=41600 slice_registers_util_percentage=0.20
register_as_flip_flop_used=76 register_as_flip_flop_fixed=0 register_as_flip_flop_available=41600 register_as_flip_flop_util_percentage=0.18
register_as_latch_used=8 register_as_latch_fixed=0 register_as_latch_available=41600 register_as_latch_util_percentage=0.01
f7_muxes_used=0 f7_muxes_fixed=0 f7_muxes_available=16300 f7_muxes_util_percentage=0.00
f8_muxes_used=0 f8_muxes_fixed=0 f8_muxes_available=8150 f8_muxes_util_percentage=0.00
slice_used=60 slice_fixed=0 slice_available=8150 slice_util_percentage=0.73
slicel_used=42 slicel_fixed=0 slicem_used=18 slicem_fixed=0
lut_as_logic_used=109 lut_as_logic_fixed=0 lut_as_logic_available=20800 lut_as_logic_util_percentage=0.52
using_o5_output_only_used=0 using_o5_output_only_fixed= using_o6_output_only_used=84 using_o6_output_only_fixed=
using_o5_and_o6_used=25 using_o5_and_o6_fixed= lut_as_memory_used=0 lut_as_memory_fixed=0
lut_as_memory_available=9600 lut_as_memory_util_percentage=0.00 lut_as_distributed_ram_used=0 lut_as_distributed_ram_fixed=0
lut_as_shift_register_used=0 lut_as_shift_register_fixed=0 lut_flip_flop_pairs_used=177 lut_flip_flop_pairs_fixed=0
lut_flip_flop_pairs_available=20800 lut_flip_flop_pairs_util_percentage=0.85 fully_used_lut_ff_pairs_used=12 fully_used_lut_ff_pairs_fixed=
lut_ff_pairs_with_unused_lut_used=68 lut_ff_pairs_with_unused_lut_fixed= lut_ff_pairs_with_unused_flip_flop_used=97 lut_ff_pairs_with_unused_flip_flop_fixed=
unique_control_sets_used=9 minimum_number_of_registers_lost_to_control_set_restriction_used=36(Lost)
memory
block_ram_tile_used=0 block_ram_tile_fixed=0 block_ram_tile_available=50 block_ram_tile_util_percentage=0.00
ramb36_fifo*_used=0 ramb36_fifo*_fixed=0 ramb36_fifo*_available=50 ramb36_fifo*_util_percentage=0.00
ramb18_used=0 ramb18_fixed=0 ramb18_available=100 ramb18_util_percentage=0.00
dsp
dsps_used=0 dsps_fixed=0 dsps_available=90 dsps_util_percentage=0.00
clocking
bufgctrl_used=1 bufgctrl_fixed=0 bufgctrl_available=32 bufgctrl_util_percentage=3.12
bufio_used=0 bufio_fixed=0 bufio_available=20 bufio_util_percentage=0.00
mmcme2_adv_used=0 mmcme2_adv_fixed=0 mmcme2_adv_available=5 mmcme2_adv_util_percentage=0.00
plle2_adv_used=0 plle2_adv_fixed=0 plle2_adv_available=5 plle2_adv_util_percentage=0.00
bufmrce_used=0 bufmrce_fixed=0 bufmrce_available=10 bufmrce_util_percentage=0.00
bufhce_used=0 bufhce_fixed=0 bufhce_available=72 bufhce_util_percentage=0.00
bufr_used=0 bufr_fixed=0 bufr_available=20 bufr_util_percentage=0.00
specific_feature
bscane2_used=0 bscane2_fixed=0 bscane2_available=4 bscane2_util_percentage=0.00
capturee2_used=0 capturee2_fixed=0 capturee2_available=1 capturee2_util_percentage=0.00
dna_port_used=0 dna_port_fixed=0 dna_port_available=1 dna_port_util_percentage=0.00
efuse_usr_used=0 efuse_usr_fixed=0 efuse_usr_available=1 efuse_usr_util_percentage=0.00
frame_ecce2_used=0 frame_ecce2_fixed=0 frame_ecce2_available=1 frame_ecce2_util_percentage=0.00
icape2_used=0 icape2_fixed=0 icape2_available=2 icape2_util_percentage=0.00
pcie_2_1_used=0 pcie_2_1_fixed=0 pcie_2_1_available=1 pcie_2_1_util_percentage=0.00
startupe2_used=0 startupe2_fixed=0 startupe2_available=1 startupe2_util_percentage=0.00
xadc_used=0 xadc_fixed=0 xadc_available=1 xadc_util_percentage=0.00
primitives
fdre_used=68 fdre_functional_category=Flop & Latch lut2_used=39 lut2_functional_category=LUT
lut6_used=31 lut6_functional_category=LUT lut5_used=29 lut5_functional_category=LUT
carry4_used=28 carry4_functional_category=CarryLogic lut4_used=21 lut4_functional_category=LUT
obuf_used=19 obuf_functional_category=IO lut3_used=11 lut3_functional_category=LUT
ldce_used=8 ldce_functional_category=Flop & Latch ibuf_used=5 ibuf_functional_category=IO
fdpe_used=5 fdpe_functional_category=Flop & Latch lut1_used=3 lut1_functional_category=LUT
fdce_used=3 fdce_functional_category=Flop & Latch bufg_used=1 bufg_functional_category=Clock
io_standard
diff_sstl15_r=0 hstl_ii=0 lvcmos15=0 blvds_25=0
lvttl=0 diff_sstl15=0 hstl_i=0 diff_mobile_ddr=0
lvcmos33=1 mobile_ddr=0 lvcmos12=0 lvcmos25=0
pci33_3=0 hsul_12=0 lvcmos18=0 hstl_i_18=0
diff_hsul_12=0 hstl_ii_18=0 sstl18_i=0 sstl18_ii=0
sstl15=0 sstl15_r=0 sstl135=0 sstl135_r=0
lvds_25=0 diff_hstl_i=0 rsds_25=0 diff_hstl_ii=0
tmds_33=0 diff_hstl_i_18=0 mini_lvds_25=0 diff_hstl_ii_18=0
ppds_25=0 diff_sstl18_i=0 diff_sstl18_ii=0 diff_sstl135=0
diff_sstl135_r=0

router
usage
lut=126 ff=84 bram36=0 bram18=0
ctrls=9 dsp=0 iob=24 bufg=0
global_clocks=1 pll=0 bufr=0 nets=386
movable_instances=283 pins=1649 bogomips=0 high_fanout_nets=0
effort=2 threads=2 router_timing_driven=1 timing_constraints_exist=1
congestion_level=0 estimated_expansions=184518 actual_expansions=226221 router_runtime=31.582000

synthesis
command_line_options
-part=xc7a35tcpg236-1 -name=default::[not_specified] -top=sixty_sec_counter -include_dirs=default::[not_specified]
-generic=default::[not_specified] -verilog_define=default::[not_specified] -constrset=default::[not_specified] -seu_protect=default::none
-flatten_hierarchy=default::rebuilt -gated_clock_conversion=default::off -directive=default::default -rtl=default::[not_specified]
-bufg=default::12 -fanout_limit=default::10000 -shreg_min_size=default::3 -mode=default::default
-fsm_extraction=default::auto -keep_equivalent_registers=default::[not_specified] -resource_sharing=default::auto -control_set_opt_threshold=default::auto
usage
elapsed=00:00:40s memory_peak=564.355MB memory_gain=386.980MB hls_ip=0

xsim
command_line_options
-sim_mode=default::behavioral -sim_type=default::